

# AMAXI/V +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs 

## General Description

The MAX1112/MAX1113 are low-power, 8-bit, 8-channel analog-to-digital converters (ADCs) that feature an internal track/hold, voltage reference, clock, and serial interface. They operate from a single +4.5 V to +5.5 V supply and consume only $135 \mu \mathrm{~A}$ while sampling at rates up to 50ksps. The MAX1112's 8 analog inputs and the MAX1113's 4 analog inputs are software-configurable, allowing unipolar/bipolar and singleended/differential operation.
Successive-approximation conversions are performed using either the internal clock or an external serial-interface clock. The full-scale analog input range is determined by the 4.096 V internal reference, or by an externally applied reference ranging from 1V to VDD. The 4 -wire serial interface is compatible with the SPI ${ }^{T M}$, QSPI ${ }^{\text {TM }}$, and MICROWIRE ${ }^{\text {TM }}$ serial-interface standards. A serial-strobe output provides the end-of-conversion signal for interrupt-driven processors.

The MAX1112/MAX1113 have a software-programmable, $2 \mu \mathrm{~A}$ automatic power-down mode to minimize power consumption. Using power-down, the supply current is reduced to $13 \mu \mathrm{~A}$ at 1 ksps , and only $82 \mu \mathrm{~A}$ at 10ksps. Power-down can also be controlled using the $\overline{\text { SHDN }}$ input pin. Accessing the serial interface automatically powers up the device.
The MAX1112 is available in 20-pin SSOP and DIP packages. The MAX1113 is available in small 16-pin QSOP and DIP packages.

Applications
Portable Data Logging
Hand-Held Measurement Devices
Medical Instruments
System Diagnostics
Solar-Powered Remote Systems
4-20mA-Powered Remote
Data-Acquisition Systems

Pin Configurations appear at end of data sheet.

SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp.

Features

- +4.5V to +5.5V Single Supply
- Low Power: 135 AA at 50ksps $13 \mu \mathrm{~A}$ at 1 ksps
- 8-Channel Single-Ended or 4-Channel Differential Inputs (MAX1112)
- 4-Channel Single-Ended or 2-Channel Differential Inputs (MAX1113)
- Internal Track/Hold; 50kHz Sampling Rate
- Internal 4.096V Reference
- SPI/QSPI/MICROWIRE-Compatible Serial Interface
- Software-Configurable Unipolar or Bipolar Inputs
- Total Unadjusted Error: $\pm 1$ LSB (max)
$\pm 0.3 \mathrm{LSB}$ (typ)
Ordering Information

| PART | TEMP. RANGE | PIN-PACKAGE |
| :--- | :--- | :--- |
| MAX1112CPP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 Plastic DIP |
| MAX1112CAP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 SSOP |
| MAX1112C/D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Dice $^{*}$ |

*Dice are specified at $T_{A}=+25^{\circ} \mathrm{C}, D C$ parameters only.

## Ordering Information continued at end of data sheet.

Functional Diagram


## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

## ABSOLUTE MAXIMUM RATINGS



| 20 Plastic DIP (derate $11.11 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) ..... 8889 mW |  |
| :---: | :---: |
| 20 CERDIP (derate $11.11 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ) ......... 889 mW |  |
| Operating Temperature Ranges |  |
| MAX1112C_P/MAX1113C_E............................ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| MAX1112E_P/MAX1113E_E ......................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |
| MAX112MJP/MAX1113MJE |  |
| Storage Temperature Range .......................... $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Lead Temperature (soldering, 10sec) |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$(\mathrm{V} D \mathrm{D}=+4.5 \mathrm{~V}$ to +5.5 V ; unipolar input mode; $\mathrm{COM}=0 \mathrm{~V}$; fSCLK $=500 \mathrm{kHz}$, external clock ( $50 \%$ duty cycle); 10 clocks/conversion cycle (50ksps); $1 \mu \mathrm{~F}$ capacitor at REFOUT; $\mathrm{T}_{A}=\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\mathrm{MAX}}$; unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY |  |  |  |  |  |
| Resolution |  |  | 8 |  | Bits |
| Relative Accuracy (Note 1) | INL |  | $\pm 0.1$ | $\pm 0.5$ | LSB |
| Differential Nonlinearity | DNL | No missing codes over temperature |  | $\pm 1$ | LSB |
| Offset Error |  |  | $\pm 0.3$ | $\pm 1$ | LSB |
| Gain Error (Note 2) |  | Internal or external reference |  | $\pm 1$ | LSB |
| Gain Temperature Coefficient |  | External reference, 4.096V | $\pm 0.8$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Total Unadjusted Error | TUE | MAX111_C/E | $\pm 0.3$ | $\pm 1$ | LSB |
| Channel-to-Channel Offset Matching |  |  | $\pm 0.1$ |  | LSB |
| DYNAMIC SPECIFICATIONS (10.034kHz sine-wave input, 4.096Vp-p, 50ksps, 500kHz external clock) |  |  |  |  |  |
| Signal-to-Noise and Distortion Ratio | SINAD |  | 49 |  | dB |
| Total Harmonic Distortion (up to the 5th harmonic) | THD |  | -70 |  | dB |
| Spurious-Free Dynamic Range | SFDR |  | 68 |  | dB |
| Channel-to-Channel Crosstalk |  | $\mathrm{V}_{\mathrm{CH}}=4.096 \mathrm{Vp}-\mathrm{p}, 25 \mathrm{kHz}$ (Note 3) | -75 |  | dB |
| Small-Signal Bandwidth |  | -3dB rolloff | 1.5 |  | MHz |
| Full-Power Bandwidth |  |  | 800 |  | kHz |

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{D D}=+4.5 \mathrm{~V}\right.$ to +5.5 V ; unipolar input mode; $\mathrm{COM}=0 \mathrm{~V}$; fSCLK $=500 \mathrm{kHz}$, external clock ( $50 \%$ duty cycle); 10 clocks/conversion cycle ( 50 ksps ); $1 \mu \mathrm{~F}$ capacitor at REFOUT; $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$; unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERSION RATE |  |  |  |  |  |  |
| Conversion Time (Note 4) | tconv | Internal clock |  | 25 | 55 | $\mu \mathrm{s}$ |
|  |  | External clock, $500 \mathrm{kHz}, 10$ clocks/conversion | 20 |  |  |  |
| Track/Hold Acquisition Time | tACQ | External clock, 2 MHz | 1 |  |  | $\mu \mathrm{s}$ |
| Aperture Delay |  |  |  | 10 |  | ns |
| Aperture Jitter |  |  |  | <50 |  | ps |
| Internal Clock Frequency |  |  |  | 400 |  | kHz |
| External Clock-Frequency Range |  | (Note 5) | 50 |  | 500 | kHz |
|  |  | Used for data transfer only |  |  | 2 | MHz |
| ANALOG INPUT |  |  |  |  |  |  |
| Input Voltage Range, SingleEnded and Differential (Note 6) |  | Unipolar input, COM = 0V | 0 |  | VREFIN | V |
|  |  |  |  |  | COM $\pm$ |  |


| Ended and Differential (Note 6) | Bipolar input, COM $=\mathrm{V}_{\text {REFIN }} / 2$ | $\mathrm{COM} \pm$ <br> V REFIN $^{2}$ | V |  |
| :--- | :--- | :--- | :--- | :---: |
| Multiplexer Leakage Current |  | On/off leakage current, $\mathrm{V}_{\mathrm{CH}_{-}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | $\pm 0.01$ | $\pm 1$ |
| Input Capacitance |  | $\mu \mathrm{A}$ |  |  |


| INTERNAL REFERENCE |  |  |  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REFOUT Voltage |  |  | 3.936 | 4.096 | 4.256 |  |  |  |  |  |
| REFOUT Short-Circuit Current |  |  | 6 | V |  |  |  |  |  |  |
| REFOUT Temperature Coefficient |  |  | mA |  |  |  |  |  |  |  |
| Load Regulation (Note 7) |  | OmA to 0.5mA output load | $\pm 50$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| Capacitive Bypass at REFOUT |  |  | 4.5 | mV |  |  |  |  |  |  |

EXTERNAL REFERENCE AT REFIN

| Input Voltage Range |  |  |  | 1 | $\begin{gathered} \mathrm{VDD}+ \\ 50 \mathrm{mV} \end{gathered}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Current |  | (Note 8) |  | 1 | 20 | $\mu \mathrm{A}$ |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| Supply Voltage | VDD |  |  | 4.5 | 5.5 | V |
| Supply Current | IDD | Full-scale input | Operating mode | 135 | 250 | $\mu \mathrm{A}$ |
|  |  | CLOAD $=10 \mathrm{pF}$ | Reference disabled | 95 |  |  |
|  |  | Power-down | Software | 2 |  |  |
|  |  |  | $\overline{\text { SHDN }}$ at DGND | 3.2 | 10 |  |
| Power-Supply Rejection (Note 9) | PSR | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V ; external reference, 4.096 V ; full-scale input |  | $\pm 0.4$ | $\pm 4$ | mV |

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=+4.5 \mathrm{~V}$ to +5.5 V ; unipolar input mode; $\mathrm{COM}=0 \mathrm{~V}$; fSCLK $=500 \mathrm{kHz}$, external clock ( $50 \%$ duty cycle); 10 clocks/conversion cycle ( 50 ksps ); $1 \mu \mathrm{~F}$ capacitor at REFOUT; $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$; unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS: DIN, SCLK, $\overline{\mathbf{C S}}$ |  |  |  |  |  |  |
| DIN, SCLK, $\overline{C S}$ Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 3 |  |  | V |
| DIN, SCLK, $\overline{\mathrm{CS}}$ Input Low Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| DIN, SCLK, $\overline{C S}$ Input Hysteresis | VHYST |  |  | 0.2 |  | V |
| DIN, SCLK, $\overline{C S}$ Input Leakage | In | Digital inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| DIN, SCLK, $\overline{C S}$ Input Capacitance | CIN | (Note 5) |  |  | 15 | pF |

SHDN INPUT

| $\overline{\text { SHDN }}$ Input High Voltage | VSH |  | VDD - 0.4 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { SHDN }}$ Input Mid-Voltage | $V_{\text {SM }}$ |  | 1.1 | VDD - 1.1 | V |
| SHDN Voltage, Floating | VFLT | $\overline{\text { SHDN }}=$ open |  | $\mathrm{V}_{\mathrm{DD}} / 2$ | V |
| $\overline{\text { SHDN }}$ Input Low Voltage | VSL |  |  | 0.4 | V |
| $\overline{\text { SHDN }}$ Input Current |  | $\overline{\mathrm{SHDN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |  | $\pm 4$ | $\mu \mathrm{A}$ |
| $\overline{\text { SHDN }}$ Maximum Allowed Leakage for Mid-Input |  | $\overline{\text { SHDN }}=$ open |  | $\pm 100$ | nA |

DIGITAL OUTPUTS: DOUT, SSTRB

| Output Low Voltage | VoL | ISINK $=5 \mathrm{~mA}$ |  | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | I SINK $=16 \mathrm{~mA}$ |  | 0.8 |  |
| Output High Voltage | VOH | ISOURCE $=0.5 \mathrm{~mA}$ | VDD -0.5 |  | V |
| Three-State Leakage Current | IL | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ | $\pm 0.01$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Three-State Output Capacitance | Cout | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}($ Note 5) |  | 15 | pF |

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

## TIMING CHARACTERISTICS (Figures 8 and 9)

( $\mathrm{V}_{\mathrm{DD}}=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Track/Hold Acquisition Time | tACQ |  |  | 1 |  |  | $\mu \mathrm{s}$ |
| DIN to SCLK Setup | tDS |  |  | 100 |  |  | ns |
| DIN to SCLK Hold | tD |  |  | 0 |  |  | ns |
| SCLK Fall to Output Data Valid | tDo | Figure 1,$\text { CLOAD }=100 \mathrm{pF}$ | MAX111_C/E | 20 |  | 200 | ns |
|  |  |  | MAX111_M | 20 |  | 240 |  |
| $\overline{\mathrm{CS}}$ Fall to Output Enable | tDV | Figure 1, CLOAD $=100 \mathrm{pF}$ |  |  |  | 240 | ns |
| $\overline{\mathrm{CS}}$ Rise to Output Disable | tTR | Figure 2, CLOAD $=100 \mathrm{pF}$ |  |  |  | 240 | ns |
| $\overline{\mathrm{CS}}$ to SCLK Rise Setup | tcss |  |  | 100 |  |  | ns |
| $\overline{\mathrm{CS}}$ to SCLK Rise Hold | tcsi |  |  | 0 |  |  | ns |
| SCLK Pulse Width High | tch |  |  | 200 |  |  | ns |
| SCLK Pulse Width Low | tcL |  |  | 200 |  |  | ns |
| SCLK Fall to SSTRB | tSSTRB | CLOAD $=100 \mathrm{pF}$ |  |  |  | 240 | ns |
| $\overline{\mathrm{CS}}$ Fall to SSTRB Output Enable (Note 5) | tSDV | Figure 1, external clock mode only, CLOAD $=100 \mathrm{pF}$ |  |  |  | 240 | ns |
| $\overline{\mathrm{CS}}$ Rise to SSTRB Output Disable (Note 5) | tSTR | Figure 2, external clock mode only, CLOAD $=100 \mathrm{pF}$ |  |  |  | 240 | ns |
| SSTRB Rise to SCLK Rise (Note 5) | tsck | Figure 11, internal clock mode only |  | 0 |  |  | ns |
| Wakeup Time | twake | External reference |  |  | 20 |  | $\mu \mathrm{s}$ |
|  |  | Internal reference (Note 10) |  |  | 24 |  | ms |

Note 1: Relative accuracy is the analog value's deviation (at any code) from its theoretical value after the full-scale range is calibrated.
Note 2: $\quad V_{\text {REFIN }}=4.096 \mathrm{~V}$, offset nulled.
Note 3: On-channel grounded; sine wave applied to all off-channels.
Note 4: Conversion time is defined as the number of clock cycles multiplied by the clock period; clock has $50 \%$ duty cycle.
Note 5: Guaranteed by design. Not subject to production testing.
Note 6: Common-mode range for the analog inputs is from AGND to VDD.
Note 7: External load should not change during the conversion for specified accuracy.
Note 8: External reference at 4.096V, full-scale input, 500 kHz external clock.
Note 9: Measured as | $\mathrm{V}_{\mathrm{FS}}(4.5 \mathrm{~V})$ - $\mathrm{V}_{\mathrm{FS}}(5.5 \mathrm{~V})$ |.
Note 10: $1 \mu \mathrm{~F}$ at REFOUT; internal reference settling to 0.5 LSB .

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

Typical Operating Characteristics
$\overline{(\mathrm{V} D \mathrm{D}}=+5.0 \mathrm{~V}$; fSCLK $=500 \mathrm{kHz}$; external clock ( $50 \%$ duty cycle); $\mathrm{R}_{\mathrm{L}}=\infty ; \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)







# +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs 

| PIN |  | NAME |  |
| :---: | :---: | :---: | :--- | :--- |
| MAX1112 | MAX1113 |  | FUNCTION DesC ription |



Figure 1. Load Circuits for Enable Time


Figure 2. Load Circuits for Disable Time

# +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs 

The MAX1112/MAX1113 analog-to-digital converters (ADCs) use a successive-approximation conversion technique and input track/hold (T/H) circuitry to convert an analog signal to an 8 -bit digital output. A flexible serial interface provides easy interface to microprocessors ( $\mu \mathrm{Ps}$ ). Figure 3 shows the Typical Operating Circuit.

Pseudo-Differential Input
The sampling architecture of the ADC's analog comparator is illustrated in Figure 4, the equivalent input circuit. In single-ended mode, $\mathrm{IN}+$ is internally switched to the selected input channel, $\mathrm{CH}_{3}$, and IN - is switched to COM. In differential mode, $\mathrm{IN}+$ and IN - are selected from the following pairs: $\mathrm{CH} 0 / \mathrm{CH} 1, \mathrm{CH} 2 / \mathrm{CH} 3$, $\mathrm{CH} 4 / \mathrm{CH} 5$, and $\mathrm{CH} 6 / \mathrm{CH} 7$. Configure the MAX1112 channels with Table 1 and the MAX1113 channels with Table 2.
In differential mode, $\operatorname{IN}$ - and $\operatorname{IN}+$ are internally switched to either of the analog inputs. This configuration is pseudo-differential to the effect that only the signal at $\mathrm{IN}+$ is sampled. The return side ( $\mathrm{IN}-$ ) must remain stable within $\pm 0.5 \mathrm{LSB}( \pm 0.1 \mathrm{LSB}$ for best results) with respect to AGND during a conversion. To accomplish this, connect a $0.1 \mu \mathrm{~F}$ capacitor from IN - (the selected analog input) to AGND if necessary.
During the acquisition interval, the channel selected as the positive input $(\mathbb{I N}+)$ charges capacitor Chold. The
acquisition interval spans two SCLK cycles and ends on the falling SCLK edge after the last bit of the input control word has been entered. At the end of the acquisition interval, the T/H switch opens, retaining charge on Chold as a sample of the signal at $\mathrm{IN}+$.
The conversion interval begins with the input multiplexer switching Chold from the positive input ( $1 \mathrm{~N}_{+}$) to the negative input (IN-). In single-ended mode, $\operatorname{IN}$ - is simply COM. This unbalances node ZERO at the input of the comparator. The capacitive DAC adjusts during the remainder of the conversion cycle to restore node ZERO to 0 V within the limits of 8 -bit resolution. This action is equivalent to transferring a charge of $18 \mathrm{pF} x$ (VIN+ - VIN-) from Chold to the binary-weighted capacitive DAC, which in turn forms a digital representation of the analog input signal.

## Track/Hold

The $\mathrm{T} / \mathrm{H}$ enters its tracking mode on the falling clock edge after the sixth bit of the 8 -bit control byte has been shifted in. It enters its hold mode on the falling clock edge after the eighth bit of the control byte has been shifted in. If the converter is set up for singleended inputs, IN - is connected to COM, and the converter samples the " + " input; if it is set up for differential inputs, $\mathbb{I N}$ - connects to the "-" input, and the difference ( $\mathrm{IN}+-\mathrm{IN}$-) is sampled. At the end of the conversion, the positive input connects back to $\mathrm{IN}+$, and ChOLD charges to the input signal.

Figure 4. Equivalent Input Circuit


Figure 3. Typical Operating Circuit


## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

Table 1a. MAX1112 Channel Selection in Single-Ended Mode (SGL/DIF = 1)

| SEL2 | SEL1 | SEL0 | CH0 | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 | COM |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{0}$ | + |  |  |  |  |  |  |  | - |
| $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{0}$ |  | + |  |  |  |  |  |  | - |
| $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{1}$ |  |  | + |  |  |  |  |  | - |
| $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{1}$ |  |  |  | + |  |  |  |  | - |
| $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{0}$ |  |  |  |  | + |  |  |  | - |
| $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{0}$ |  |  |  |  |  | + |  |  | - |
| $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{1}$ |  |  |  |  |  |  | + |  | - |
| $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{1}$ |  |  |  |  |  |  |  | + | - |

Table 1b. MAX1112 Channel Selection in Differential Mode (SGL/DIF $=0$ )

| SEL2 | SEL1 | SEL0 | CH0 | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{0}$ | + | - |  |  |  |  |  |  |
| $\mathbf{0}$ | 0 | 1 |  |  | + | - |  |  |  |  |
| $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{0}$ |  |  |  |  | + | - |  |  |
| $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{1}$ |  |  |  |  |  |  | + | - |
| $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{0}$ | - | + |  |  |  |  |  |  |
| $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{1}$ |  |  | - | + |  |  |  |  |
| $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{0}$ |  |  |  |  | - | + |  |  |
| $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{1}$ |  |  |  |  |  |  | - | + |

Table 2a. MAX1113 Channel Selection in Single-Ended Mode (SGL/DIF = 1)

| SEL2 | SEL1 | SEL0 | CH0 | CH1 | CH2 | CH3 | COM |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{X}$ | + |  |  |  | - |
| $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{X}$ |  | + |  |  | - |
| $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{X}$ |  |  | + |  | - |
| $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{X}$ |  |  |  | + | - |

Table 2b. MAX1113 Channel Selection in Differential Mode (SGL/DIF = 0)

| SEL2 | SEL1 | SEL0 | CH0 | CH1 | CH2 | CH3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{X}$ | + | - |  |  |
| $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{X}$ |  |  | + | - |
| $\mathbf{1}$ | $\mathbf{0}$ | $\mathbf{X}$ | - | + |  |  |
| $\mathbf{1}$ | $\mathbf{1}$ | $\mathbf{X}$ |  |  | - | + |

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

The time required for the $\mathrm{T} / \mathrm{H}$ to acquire an input signal is a function of how quickly its input capacitance is charged. If the input signal's source impedance is high, the acquisition time lengthens, and more time must be allowed between conversions. The acquisition time, $t_{A C Q}$, is the minimum time needed for the signal to be acquired. It is calculated by:

$$
t_{A C Q}=6 \times(R S+R I N) \times 18 p F
$$

where RIN $=6.5 \mathrm{k} \Omega$, RS $=$ the source impedance of the input signal, and $t_{A C Q}$ is never less than $1 \mu \mathrm{~s}$. Note that source impedances below $2.4 \mathrm{k} \Omega$ do not significantly affect the AC performance of the ADC.

Input Bandwidth
The ADC's input tracking circuitry has a 1.5 MHz smallsignal bandwidth, so it is possible to digitize highspeed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. To avoid highfrequency signals being aliased into the frequency band of interest, anti-alias filtering is recommended.

## Analog Inputs

Internal protection diodes, which clamp the analog input to VDD and AGND, allow the channel input pins to swing from (AGND - 0.3V) to (VDD + 0.3V) without dam-
age. However, for accurate conversions near full scale, the inputs must not exceed VDD by more than 50 mV or be lower than AGND by 50 mV .
If the analog input exceeds 50 mV beyond the supplies, do not forward bias the protection diodes of off channels over 2mA.
The MAX1112/MAX1113 can be configured for differential or single-ended inputs with bits 2 and 3 of the control byte (Table 3). In single-ended mode, analog inputs are internally referenced to COM with a full-scale input range from COM to VREFIN + COM. For bipolar operation, set COM to VREFIN / 2.
In differential mode, choosing unipolar mode sets the differential input range at 0 V to VREFIN. In unipolar mode, the output code is invalid (code zero) when a negative differential input voltage is applied. Bipolar mode sets the differential input range to $\pm$ VREFIN / 2 . Note that in this mode, the common-mode input range includes both supply rails. Refer to Table 4 for input voltage ranges.

## Quick Look

To quickly evaluate the MAX1112/MAX1113's analog performance, use the circuit of Figure 5. The MAX1112/MAX1113 require a control byte to be written to DIN before each conversion. Tying DIN to +5 V feeds

## Table 3. Control-Byte Format

| BIT 7 <br> (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 <br> (LSB) |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| START | SEL2 | SEL1 | SEL0 | UNI/ $\overline{B I P}$ | SGL/ $\overline{D I F}$ | PD1 | PD0 |


| BIT | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 7 (MSB) | START | The first logic "1" bit after $\overline{\mathrm{CS}}$ goes low defines the beginning of the control byte. |
| $\begin{aligned} & 6 \\ & 5 \\ & 4 \end{aligned}$ | $\begin{aligned} & \text { SEL2 } \\ & \text { SEL1 } \\ & \text { SELO } \end{aligned}$ | Select which of the input channels are to be used for the conversion (Tables 1 and 2). |
| 3 | UNI/BIP | $\mathbf{1}=$ unipolar, $\mathbf{0}=$ bipolar. Selects unipolar or bipolar conversion mode (Table 4). |
| 2 | SGL/DIF | $\mathbf{1}=$ single ended, $\mathbf{0}=$ differential. Selects single-ended or differential conversions. In singleended mode, input signal voltages are referred to COM. In differential mode, the voltage difference between two channels is measured. See Tables 1 and 2 . |
| 1 | PD1 | $\mathbf{1}$ = fully operational, $\mathbf{0}=$ power-down. Selects fully operational or power-down mode. |
| 0 (LSB) | PD0 | 1 = external clock mode, $\mathbf{0}=$ internal clock mode. Selects external or internal clock mode. |

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

Table 4. Full-Scale and Zero-Scale Voltages

| UNIPOLAR MODE |  | BIPOLAR MODE |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Full Scale | Zero Scale | Positive <br> Full Scale | Zero <br> Scale | Negative <br> Full Scale |
| VREFIN + COM | COM | $+V_{\text {REFIN }} / 2$ <br> + COM | COM | $-V_{\text {REFIN }} / 2$ <br> + COM |

in control bytes of \$FF (hex), which trigger singleended, unipolar conversions on CH7 (MAX1112) or CH3 (MAX1113) in external clock mode without powering down between conversions. In external clock mode, the SSTRB output pulses high for two clock periods before the most significant bit (MSB) of the 8-bit conversion result is shifted out of DOUT. Varying the analog input alters the output code. A total of 10 clock cycles is required per conversion. All transitions of the SSTRB and DOUT outputs occur on SCLK's falling edge.

How to Start a Conversion A conversion is started by clocking a control byte into DIN. With $\overline{\mathrm{CS}}$ low, each rising edge on SCLK clocks a bit
from DIN into the MAX1112/MAX1113's internal shift register. After $\overline{\mathrm{CS}}$ falls, the first arriving logic "1" bit at DIN defines the MSB of the control byte. Until this first start bit arrives, any number of logic " 0 " bits can be clocked into DIN with no effect. Table 3 shows the control-byte format.
The MAX1112/MAX1113 are compatible with MICROWIRE, SPI, and QSPI devices. For SPI, select the correct clock polarity and sampling edge in the SPI control registers: set CPOL $=0$ and $\mathrm{CPHA}=0$. MICROWIRE, SPI, and QSPI all transmit a byte and receive a byte at the same time. Using the Typical Operating Circuit (Figure 3), the simplest software interface requires three 8-bit transfers to perform a conversion (one 8-bit transfer to configure the ADC, and two more 8-bit transfers to clock out the

*FULL-SCALE ANALOG INPUT, CONVERSION RESULT = \$FF (HEX)
( ) ARE FOR THEMAX1113.
Figure 5. Quick-Look Circuit

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs



8 -bit conversion result). Figure 6 shows the MAX1112/ MAX1113 common serial-interface connections.

## Simple Software Interface

Make sure the CPU's serial interface runs in master mode so the CPU generates the serial clock. Choose a clock frequency from 50 kHz to 500 kHz .

1) Set up the control byte for external clock mode and call it TB1. TB1 should be of the format 1XXXXX11 binary, where the Xs denote the particular channel and conversion mode selected.
2) Use a general-purpose I/O line on the CPU to pull CS low.
3) Transmit TB1 and, simultaneously, receive a byte and call it RB1. Ignore RB1.
4) Transmit a byte of all zeros ( $\$ 00$ hex) and, simultaneously, receive byte RB2.
5) Transmit a byte of all zeros (\$00 hex) and, simultaneously, receive byte RB3.
6) Pull $\overline{\mathrm{CS}}$ high.

Figure 7 shows the timing for this sequence. Bytes RB2 and RB3 contain the result of the conversion padded with two leading zeros and six trailing zeros. The total conversion time is a function of the serial-clock frequency and the amount of idle time between 8 -bit transfers. Make sure that the total conversion time does not exceed 1 ms , to avoid excessive T/H droop.

Figure 6. Common Serial-Interface Connections to the MAX1112/MAX1113


Figure 7. Single-Conversion Timing, External Clock Mode, 24 Clocks

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

## Digital Output

In unipolar input mode, the output is straight binary (Figure 15). For bipolar inputs, the output is two's-complement (Figure 16). Data is clocked out at SCLK's falling edge in MSB-first format.

## Clock Modes

The MAX1112/MAX1113 can use either an external serial clock or the internal clock to perform the successiveapproximation conversion. In both clock modes, the external clock shifts data in and out of the devices. Bit PDO of the control byte programs the clock mode. Figures 8-11 show the timing characteristics common to both modes.

## External Clock

In external clock mode, the external clock not only shifts data in and out, it also drives the analog-to-digital
conversion steps. SSTRB pulses high for two clock periods after the last bit of the control byte. Successiveapproximation bit decisions are made and appear at DOUT on each of the next eight SCLK falling edges (Figure 7). After the eight data bits are clocked out, subsequent clock pulses clock out zeros from the DOUT pin.
SSTRB and DOUT go into a high-impedance state when $\overline{\mathrm{CS}}$ goes high; after the next $\overline{\mathrm{CS}}$ falling edge, SSTRB outputs a logic low. Figure 9 shows the SSTRB timing in external clock mode.
The conversion must complete in 1 ms , or droop on the sample-and-hold capacitors may degrade conversion results. Use internal clock mode if the serial-clock frequency is less than 50 kHz , or if serial-clock interruptions could cause the conversion interval to exceed 1 ms .


Figure 8. Detailed Serial-Interface Timing


Figure 9. External Clock Mode SSTRB Detailed Timing

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs



Figure 10. Internal Clock Mode Timing


Figure 11. Internal Clock Mode SSTRB Detailed Timing

## Internal Clock

Internal clock mode frees the $\mu \mathrm{P}$ from the burden of running the SAR conversion clock. This allows the conversion results to be read back at the processor's convenience, at any clock rate up to 2 MHz . SSTRB goes low at the start of the conversion and then goes high when the conversion is complete. SSTRB is low for $25 \mu \mathrm{~s}$ (typically), during which time SCLK should remain low for best noise performance.
An internal register stores data when the conversion is in progress. SCLK clocks the data out of this register at any time after the conversion is complete. After SSTRB goes high, the second falling clock edge produces the MSB of the conversion at DOUT, followed by the
remaining bits in MSB-first format (Figure 10). $\overline{\mathrm{CS}}$ does not need to be held low once a conversion is started. Pulling $\overline{C S}$ high prevents data from being clocked into the MAX1112/MAX1113 and three-states DOUT, but it does not adversely affect an internal clock-mode conversion already in progress. When internal clock mode is selected, SSTRB does not go into a high-impedance state when CS goes high.
Figure 11 shows the SSTRB timing in internal clock mode. In this mode, data can be shifted in and out of the MAX1112/MAX1113 at clock rates up to 2 MHz , provided that the minimum acquisition time, tACQ, is kept above $1 \mu \mathrm{~s}$.

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs



Figure 12a. Continuous Conversions, External Clock Mode, 10 Clocks/Conversion Timing


Figure 12b. Continuous Conversions, External Clock Mode, 16 Clocks/Conversion Timing

## Data Framing

The falling edge of $\overline{\mathrm{CS}}$ does not start a conversion. The first logic high clocked into DIN is interpreted as a start bit and defines the first bit of the control byte. A conversion starts on the falling edge of SCLK, after the eighth bit of the control byte (the PDO bit) is clocked into DIN. The start bit is defined as:

The first high bit clocked into DIN with $\overline{\mathrm{CS}}$ low any time the converter is idle, e.g., after $V_{D D}$ is applied. OR
The first high bit clocked into DIN after the MSB of a conversion in progress is clocked onto the DOUT pin.

If $\overline{\mathrm{CS}}$ is toggled before the current conversion is complete, then the next high bit clocked into DIN is recognized as a start bit; the current conversion is terminated, and a new one is started.
The fastest the MAX1112/MAX1113 can run is 10 clocks per conversion. Figure 12a shows the serialinterface timing necessary to perform a conversion every 10 SCLK cycles in external clock mode.
Many microcontrollers require that conversions occur in multiples of eight SCLK clocks; 16 clocks per conversion is typically the fastest that a microcontroller can drive the MAX1112/MAX1113. Figure 12b shows the serial-interface timing necessary to perform a conversion every 16 SCLK cycles in external clock mode.

# +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs 

## Applic ations Information

## Power-On Reset

When power is first applied, and if SHDN is not pulled low, internal power-on reset circuitry activates the MAX1112/MAX1113 in internal clock mode. SSTRB is high on power-up and, if $\overline{\mathrm{CS}}$ is low, the first logical 1 on DIN is interpreted as a start bit. Until a conversion takes place, DOUT shifts out zeros. No conversions should be performed until the reference voltage has stabilized (see the Wakeup Time specifications in the Timing Characteristics).

Power-Down
When operating at speeds below the maximum sampling rate, the MAX1112/MAX1113's automatic powerdown mode can save considerable power by placing the converters in a low-current shutdown state between conversions. Figure 13 shows the average supply current as a function of the sampling rate.
Select power-down with PD1 of the DIN control byte with SHDN high or floating (Table 3). Pull SHDN low at any time to shut down the converters completely. SHDN overrides PD1 of the control byte. Figures 14a and 14b illustrate the various power-down sequences in both external and internal clock modes.

## Software Power-Down

Software power-down is activated using bit PD1 of the control byte. When software power-down is asserted, the ADCs continue to operate in the last specified clock mode until the conversion is complete. The ADCs then power down into a low quiescent-current state. In internal clock mode, the interface remains active, and conversion results may be clocked out after the MAX1112/ MAX1113 have entered a software power-down.
The first logical 1 on DIN is interpreted as a start bit, which powers up the MAX1112/MAX1113. If the DIN byte contains PD1 $=1$, then the chip remains powered up. If PD1 $=0$, power-down resumes after one conversion.

## Table 5. Hard-Wired Power-Down and Internal Reference State

| $\overline{\text { SHDN }}$ <br> STATE | DEVICE <br> MODE | INTERNAL <br> REFERENCE |
| :---: | :---: | :---: |
| 1 | Enabled | Disabled |
| Floating | Enabled | Enabled |
| 0 | Power-Down | Disabled |

Hard-Wired Power-Down
Pulling SHDN low places the converters in hard-wired power-down. Unlike software power-down, the conversion is not completed; it stops coincidentally with SHDN being brought low. SHDN also controls the state of the internal reference (Table 5). Letting SHDN float enables the internal 4.096 V voltage reference. When returning to normal operation with SHDN floating, there is a tRC delay of approximately $1 \mathrm{M} \Omega \times$ CLOAD, where CLOAD is the capacitive loading on the SHDN pin. Pulling SHDN high disables the internal reference, which saves power when using an external reference.

## External Reference

An external reference between 1 V and VDD should be connected directly at the REFIN terminal. The DC input impedance at REFIN is extremely high, consisting of leakage current only (typically 10nA). During a conversion, the reference must be able to deliver up to $20 \mu \mathrm{~A}$ average load current and have an output impedance of $1 \mathrm{k} \Omega$ or less at the conversion clock frequency. If the reference has higher output impedance or is noisy, bypass it close to the REFIN pin with a $0.1 \mu \mathrm{~F}$ capacitor.
If an external reference is used with the MAX1112/ MAX1113, tie SHDN to VDD to disable the internal reference and decrease power consumption.


Figure 13. Average Supply Current vs. Sampling Rate

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs



Figure 14a. Power-Down Modes, External Clock Timing Diagram


Figure 14b. Power-Down Modes, Internal Clock Timing Diagram

## Internal Reference

To use the MAX1112/MAX1113 with the internal reference, connect REFIN to REFOUT. The full-scale range of the MAX1112/MAX1113 with the internal reference is typically 4.096 V with unipolar inputs, and $\pm 2.048 \mathrm{~V}$ with bipolar inputs. The internal reference should be bypassed to AGND with a $1 \mu \mathrm{~F}$ capacitor placed as close to the REFIN pin as possible.

Transfer Function
Table 4 shows the full-scale voltage ranges for unipolar and bipolar modes. Figure 15 depicts the nominal, unipolar I/O transfer function, and Figure 16 shows the bipolar I/O transfer function when using a 4.096 V reference. Code transitions occur at integer LSB values. Output coding is binary, with $1 \mathrm{LSB}=16 \mathrm{mV}$ $(4.096 \mathrm{~V} / 256)$ for unipolar operation and $1 \mathrm{LSB}=16 \mathrm{mV}$ [(4.096V/2--4.096V/2)/256] for bipolar operation.

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs



Figure 15. Unipolar Transfer Function


Figure 16. Bipolar Transfer Function


Figure 17. Power-Supply Grounding Connections

## Layout, Grounding, and Bypassing

For best performance, use printed circuit boards. Wirewrap boards are not recommended. Board layout should ensure that digital and analog signal lines are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another, or digital lines underneath the ADC package.
Figure 17 shows the recommended system ground connections. A single-point analog ground (star ground point) should be established at AGND, separate from the logic ground. Connect all other analog grounds and DGND to the star ground. No other digital system ground should be connected to this ground. The ground return to the power supply for the star ground should be low impedance and as short as possible for noise-free operation.
High-frequency noise in the VDD power supply may affect the comparator in the ADC. Bypass the supply to the star ground with $0.1 \mu \mathrm{~F}$ and $1 \mu \mathrm{~F}$ capacitors close to the VDD pin of the MAX1112/MAX1113. Minimize capacitor lead lengths for best supply-noise rejection. If the +5 V power supply is very noisy, a $10 \Omega$ resistor can be connected to form a lowpass filter.

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs

Pin Configurations


| PART | TEMP. RANGE | PIN-PACKAGE |
| :--- | :--- | :--- |
| MAX1112EPP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 Plastic DIP |
| MAX1112EAP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 SSOP |
| MAX1112MJP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20 CERDIP** |
| MAX1113CPE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Plastic DIP |
| MAX1113CEE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 QSOP |
| MAX1113EPE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Plastic DIP |
| MAX1113EEE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 QSOP |
| MAX1113MJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 CERDIP** |

**Contact factory for availability.

## +5V, Low-Power, Multi-Channel, Serial 8-Bit ADCs



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

This datasheet has been downloaded from: www.DatasheetCatalog.com

Datasheets for electronic components.

